RTC clock synchronization buffer driver delay chip

零件號
HGSEMI (Huaguan)
製造商
描述
89467 PCS
有存貨
零件號
RENESAS (Renesas)/IDT
製造商
I2C interface (RTC), working voltage: 2.7V-5.5V
描述
68578 PCS
有存貨
零件號
ADI (Adeno)
製造商
描述
53511 PCS
有存貨
零件號
TI (Texas Instruments)
製造商
描述
82034 PCS
有存貨
零件號
onsemi (Ansemi)
製造商
描述
99581 PCS
有存貨
零件號
TI (Texas Instruments)
製造商
CMOS Programmable Timer 16-PDIP -55 to 125
描述
72289 PCS
有存貨
零件號
ST (STMicroelectronics)
製造商
描述
68526 PCS
有存貨
ADI (Adeno)/MAXIM (Maxim)
製造商
I2C, 2-wire serial port
描述
66681 PCS
有存貨
零件號
RENESAS (Renesas)/IDT
製造商
描述
58809 PCS
有存貨
零件號
HTCSEMI (Haitian core)
製造商
描述
87195 PCS
有存貨
onsemi (Ansemi)
製造商
The NB100LVEP221 is a low-skew 2:1:20 differential driver for clock distribution, accepting two clock sources into one input multiplexer. The two clock inputs are differential ECL/PECL; CLK1/CLK1bar can also accept HSTL signal levels. The LVPECL input signal can be differential or single-ended (if using the VBB output). The LVEP221 specifically guarantees low output-to-output skew. Excellent design, layout, and handling techniques minimize skew within the device and from device to device. To ensure the tightest skew, both sides of the differential output are equally terminated to 50Ω, even if only one side is used. If an output pair is not used, both outputs can be left open (unterminated) without affecting the skew ratio. Like most other ECL devices, the NB100LVEP221 can be powered from a positive VCC supply in LVPECL mode. Therefore, using the LVEP221 in +3.3 V or +2.5 V systems enables high performance clock distribution. In a PECL environment, serial or Thevenin line terminations are often used because they do not require an additional power supply. Designers should refer to application note AND8020/D for more information on using PECL termination. Only the VBB pin, the internally generated supply voltage, is provided for this device. In the case of single-ended LVPECL inputs, tie the unused differential input to VBB as the switch reference voltage. VBB can also re-bias the AC-coupled input. When used, decouple VBB and VCC through a 0.01 uF capacitor and limit current to source or sink 0.5 mA. VBB should be left open when not in use. Single-ended CLK input operation is limited to VCC >= 3.0 V in LVPECL mode and VEE <= -3.0 V in NECL mode.
描述
81651 PCS
有存貨
TI (Texas Instruments)
製造商
描述
53050 PCS
有存貨
零件號
DIODES (US and Taiwan)
製造商
描述
58539 PCS
有存貨
零件號
ADI (Adeno)/MAXIM (Maxim)
製造商
描述
77621 PCS
有存貨
零件號
TI (Texas Instruments)
製造商
CDCM9102 Low Noise Dual Channel 100MHz PCIe Clock Generator
描述
50126 PCS
有存貨
零件號
HGC (Shenzhen Hanxin)
製造商
描述
56287 PCS
有存貨
零件號
HTCSEMI (Haitian core)
製造商
Micro-power real-time clock with 56 Х 8 RAM serial interface, supports oscillator operation in battery mode
描述
89244 PCS
有存貨
Micro Crystal (Swiss Micro Crystal)
製造商
描述
58193 PCS
有存貨
MICROCHIP (US Microchip)
製造商
描述
85447 PCS
有存貨
零件號
ADI (Adeno)/MAXIM (Maxim)
製造商
描述
53809 PCS
有存貨